## EG3205 Part II. Multiprocessor and Multicore Systems

## **Laboratory Exercise 2**

## **Contents**

| Introduction to Lab 2                                      | 1 |
|------------------------------------------------------------|---|
| Description of Lab 2                                       | 1 |
| Evaluating hardware and software memory consumption        |   |
| Creating a TTC scheduler and a matching processor platform |   |
| Demonstrate Understanding                                  |   |

#### **Introduction to Lab 2**

In Lab 1, you familiarised yourself with FPGAs, the Intel ECAD software Quartus II ver. 13.1 and the Nios II design environment. You implemented a Nios II processor using Quartus II, which ran a Superloop scheduler.

In this exercise, your task is to implement an upgraded design using the Nios II "soft" processor IP core and a Time-Triggered Co-operative (TTC) scheduler.

Note: Complete the Lab 1 work if you did not manage to finish before moving on to this exercise.

#### **Description of Lab 2**

You are provided with the C-code of a TTC scheduler. You are expected to achieve the following tasks:

#### Task 1:

Compile and run your Lab 1 design and evaluate the hardware and software memory consumption.

#### Task 2:

Capture the hardware configuration of the Nios II based system that will run the TTC scheduler using the Qsys integration tool and combine it with the provided code basic\_nios\_II\_flash\_led\_ttc via the Eclipse based Software Build Tool (SBT).

#### Task 3:

Demonstrate understanding of the previous tasks by briefly writing in a word document:

- An outline of the Qsys configuration of a Nios II based system running the provided TTC scheduler.
- An explanation of what the TTC scheduler C-code does and how it works.
- A comparison of the TTC and Superloop schedulers.

Name the document Lab 2 and upload it to Blackboard.

Demonstrate correct operation of the Nios II based system on the DE0 FPGA board.

## **Files provided:**

Please download the file basic\_nios\_II\_flash\_led\_ttc.zip from blackboard

## **Acknowledgements:**

The first version of this exercise was created by Dr Keith Athaide (March 2012). The second version of this exercise was developed by Dr. M. Fayyaz(June 2015). This version of the exercise was developed by Sam Kennedy (October 2018).

## Evaluating hardware and software memory consumption

#### 1. Evaluating hardware consumption

To verify hardware consumption, in Quartus, open the "Compilation Report" from the "Processing" menu.





| %) |
|----|
|    |
|    |
|    |

#### 2. Evaluating software memory consumption

In the Eclipse IDE, open the object dump file generated during the compilation process. The size of code and data can be seen under the heading "Sections", it is given in hexadecimal.

Eclipse IDE



. entry contains the reset code, . text the remaining code, . rodata the read-only data, . rwdata the read-write data and . bss the zero-initialised data. The sum of the sizes of these five regions is normally output during compilation.

# EG3205 – Lab 2 (p.4 of 9)

The number of bytes free for the stack and the heap are calculated by subtracting both the sum of the five regions and the . rwdata region size from the total memory size (the . rwdata region is normally copied from a read-only storage memory to a read-write memory – in this case, it just so happens that the storage memory is read-write).

The *stack* is the memory set aside for execution of tasks, it stores variables in an ordered way, executing last in, first out. The space is managed efficiently, hence the name stack.

The *heap* is the memory that is used for dynamic memory allocation. It is much freer and is not closely managed, hence the name heap.

## Creating a TTC scheduler and a matching processor platform

We'll now adapt the processor design created in Lab 1 to support a timer-based interrupt and add a TTC scheduler to the system.

Please proceed as follows:

1. In Qsys, add an Interval Timer peripheral.





2. Choose the pre-set "Full-featured" and click "Finish".



- 3. Connect the clock, reset and slave interface of the new timer peripheral in the same way as those of the PIO peripheral have been connected.
- 4. Set the base address of the timer peripheral to 0xa020.
- 5. Click in the IRQ column so as to connect the timer peripheral to IRQ 0 of the Nios core.

# EG3205 – Lab 2 (p.6 of 9)





Programmer

6. Generate the design from Qsys, compile under Quartus, download to the development board using the Programmer.

### **Eclipse IDE**

7. Create a new Nios II application project without BSP. Go to file menu, under new, click Nios II application. A dialog will appear, give a suitable project name e.g. flashing\_led\_ttc. Browse the BSP location created for super loop. Click finish to complete project.



- 8. Right-click on the 'flashing\_led\_ttc' project. Select "Import" from the "File" menu. Then expand "General" and select "File System".
- 9. A "File System" dialog will open. Click browse to locate the source folder that includes the 'TTC Scheduler' program files. Click on 'Select All' to include all files into the project. Make sure that 'Create top-level folder' is checked. Click finish to complete this process
- 10. Regenerate the BSP in the Nios II Eclipse IDE: right-click the BSP project and choose "Generate BSP" under "Nios II".

# EG3205 – Lab 2 (p.8 of 9)



11. Under project, click Clean and Build the workspace.

Note 1: main. c uses at t\_main instead of main. If at t\_main is not defined, the BSP's HAL performs certain initialisations – like turning on interrupts before calling "main" – which were not needed for this example.

Note 2: The Nios II core doesn't have a low power mode – the scheduler dispatch is called continuously.

- 12. Select the project and choose "Nios II Hardware" under the "Run As" submenu on the "Run" menu.
- 13. Your application should now run successfully.

#### **Demonstrate Understanding**

Using Eclipse, navigate through the code for the TTC Scheduler. Examine the various source and header files. Analyse the functions implemented and the code they contain. How does the Main.c

# EG3205 – Lab 2 (p.9 of 9)

script call the various functions? What jobs do these functions do? What is causing the LED to flash? Why a timer is needed in the NIOS II system?

The code is primarily taken from the Patterns for Time-Triggered Embedded Systems book by Michael Pont which is available on blackboard.

Prof. Tanya Vladimirova 06/11/2018